About HDL simulink coder for StateFlow

1 回表示 (過去 30 日間)
Pham Van Dung
Pham Van Dung 2012 年 11 月 25 日
回答済み: Kiran Kintali 2020 年 11 月 1 日
Dear friends, I have a Stateflow subsystem that i have used a event.The event is a trigger input with frequency = 400ns( I used Pulse Generator block in simulink ). I try to convert this subsystem to Verilog code by HDL simulink coder and it's have a error:
Error: Cannot support triggered sample time in 'Stateflow/Sub/400n/'
How can I solve this problem, Can you give me some ideal to convert my code.
Need for helping! Thanks alot!
Pham Van Dung
  2 件のコメント
Ali Alsaqqa
Ali Alsaqqa 2013 年 6 月 21 日
I have the same problem.
Tim McBrayer
Tim McBrayer 2013 年 6 月 21 日
What kind of block has the error reported for it? Is the reported block from within a Stateflow chart? Is the Stateflow chart inside a triggered subsystem? Have you experimented with using an input event to the Stateflow chart instead of a triggered subsystem (if the latter is what you are doing?)

サインインしてコメントする。

回答 (1 件)

Kiran Kintali
Kiran Kintali 2020 年 11 月 1 日
Attached model describes how to model either edge in Stateflow suitable for HDL code generation.
HDL Verision
Result Comparison

カテゴリ

Help Center および File ExchangeSimulink Functions についてさらに検索

タグ

Community Treasure Hunt

Find the treasures in MATLAB Central and discover how the community can help you!

Start Hunting!

Translated by