Community Profile

photo

Krishnakumar


2013 年からアクティブ

Followers: 0   Following: 0

連絡

統計

  • Thankful Level 1

バッジを表示

Feeds

表示方法

質問


Variation in original spectrum from Simulink spectrum scope block output
Hi, I am working on a simulink model that generate HDL code using HDL coder.When I observe the output spectrum loading the VH...

約10年 前 | 0 件の回答 | 0

0

回答

質問


Sampling rate in Simulink model and HDL coder
Hi, I am generating HDL code using HDL coder from Simulink model. Initially my model samples at 75Khz. Further the rate is do...

約10年 前 | 1 件の回答 | 0

1

回答

質問


Code generation option in HDL coder for high clock frequency
Hi, I am working with simulink model whose code is generated by HDL coder. My design has a number of filter stages. The code ...

約10年 前 | 1 件の回答 | 0

1

回答

質問


Code generation option in HDL coder for high clock frequency
Hi, I am working with simulink model whose code is generated by HDL coder. My design has a number of filter stages. The code ...

約10年 前 | 1 件の回答 | 0

1

回答

質問


Unavailability of frame based processing in HDL coder
Hi, I am working on a Simulink model and I want to generate code for corresponding model using HDL coder.My model has blocks ...

約10年 前 | 1 件の回答 | 0

1

回答

質問


Data overshoot in FPGA implementation
Hi, I am implementing a QAM 16 transmitter on FPGA.I can see data overshoot abruptly at various time instants in transmitted ...

約10年 前 | 1 件の回答 | 0

1

回答

質問


Difference in maximum level of I and Q channel in Rectangular QAM modulation
Hi, I am working on simulink model of 16 qam modulation.I am using the rectangular qam modulator block in simulink.I noticed ...

10年以上 前 | 0 件の回答 | 0

0

回答

質問


HDL cosimulation output different from FPGA output
Hi, I am working on a project implementing 16 QAM transmitter on a FPGA.I started by developing a simulink model fo...

10年以上 前 | 1 件の回答 | 0

1

回答

回答済み
Why do we use fixed point representation?
Sir, Thank you so much for your answer . But I would like to clear that if any of FPGA support double precision data. And als...

10年以上 前 | 0

質問


Why do we use fixed point representation?
Hi I would like to know why dont we use double precision floating point data type as such for simulink models to b...

10年以上 前 | 3 件の回答 | 1

3

回答

質問


Reducing resource utilisation in HDL coder generated code
Hi, I am generating HDL code using HDL coder in Matlab for my project.But the generated code uses more DSP48 slices than that...

10年以上 前 | 1 件の回答 | 0

1

回答

質問


Reducing area utilization in HDL code
Hi, I am currently working on a project to implement 16 QAM modulator in FPGA. I was using simulink model for functional simu...

10年以上 前 | 1 件の回答 | 0

1

回答

質問


windowing in FIR filter
Hi, I would like to know the merits and demerits of Kaiser and Chebyshev filters. Kindly try to give a prompt reply. Krish...

10年以上 前 | 1 件の回答 | 0

1

回答

質問


Sampling frequency and bandwidth
Hi, I would like to know the relation between sampling frequency and bandwidth of a filter. For a given filter order as sampl...

10年以上 前 | 1 件の回答 | 0

1

回答

質問


Xilinx blocks in Simulink
Hi, I have designed a 16 QAM model using simulink blocks.Now I want to generate a Xilinx FPGA specific implementation ...

10年以上 前 | 1 件の回答 | 0

1

回答

質問


Square Root raised FIR filter truncation factor
Hi, I would like to know if there is any relation between length of impulse response and data rate in an RRC filte...

10年以上 前 | 0 件の回答 | 0

0

回答

質問


Unsatisfactory output of 16 QAM transmitter with RRC filter
I am simulating 16 QAM transmitter(data rate : 128 Kbps) with RRC filter(Root Raised Cosine).My filtered output is not obtained ...

10年以上 前 | 0 件の回答 | 0

0

回答