How do I add FPGA data capture IP core in existing Vivado project?

3 ビュー (過去 30 日間)
Adriaan Sadie
Adriaan Sadie 2019 年 7 月 23 日
回答済み: Dave Gutierrez 2019 年 8 月 1 日
I am using the FPGA data capture component from Matlab (generateFPGADataCaptureIP) to generate a logic analyzer IP core which I can import to my existing project in Vivado (v 2018.2). The component generates a lot of files, except for a .xml file, which is apparently the one Vivado requires to recognize the IP core.
I already added the IP directory to to catalog in Vivado, but when I right click on it and try to "Add IP to repository...", I get a critical warning saying:
Warning.PNG
How can I generate the required xml file in order to include it in my project?

回答 (2 件)

Dave Gutierrez
Dave Gutierrez 2019 年 7 月 31 日
Adriaan,
You need to add the generated HDL files to your project.
It is not a Vivado IP.
Thanks,
David G
  1 件のコメント
Adriaan Sadie
Adriaan Sadie 2019 年 8 月 1 日
Hi David
I added all the hdl files as source files with no errors, but when I tried to synthesize it took more than 90 minutes and did not even finish. My project is really small at the moment, so I can't see how it can take that long. Do you think there is something that I'm missing?
Thank you
Adriaan

サインインしてコメントする。


Dave Gutierrez
Dave Gutierrez 2019 年 8 月 1 日
Hi Adriaan,
If you are targeting a large board it might take a while to generate the bitstream. If you are not getting any error and no file is being generated I would recommend contacting Xilinx or posting in their forums. They will be able to provide better assistance.
Thanks,
David G

カテゴリ

Help Center および File ExchangeCode Generation についてさらに検索

Community Treasure Hunt

Find the treasures in MATLAB Central and discover how the community can help you!

Start Hunting!

Translated by