Why am I seeing numerical Differences in Simulink simulation vs generated code on FPGA
2 ビュー (過去 30 日間)
古いコメントを表示
MathWorks Support Team
2017 年 4 月 26 日
回答済み: MathWorks Support Team
2018 年 2 月 14 日
Why am I seeing numerical Differences in Simulink simulation vs generated code on FPGA
採用された回答
MathWorks Support Team
2017 年 4 月 26 日
During HDL Code setup, there is is a check to enable "Balanced Delays". Checking this option causes modifications in the generated code that may cause small, but not negligible, differences in simulation behavior. If you are seeing unexpected numerical differences in this scenario, make sure that this option is left unchecked.
You may see numerical differences in Simulink simulation vs FPGA simulation when using the following workflow:
1) You have a model built with single/double types
2) You convert this model to fixed-point using a fixed point tool
3) You copy the converted fixed-point model into another model, and generate HDL code from this new model
4) You see numerical differences when viewing the FPGA simulation
0 件のコメント
その他の回答 (0 件)
参考
Community Treasure Hunt
Find the treasures in MATLAB Central and discover how the community can help you!
Start Hunting!