HDL coder Clocking Module

1 回表示 (過去 30 日間)
shauk
shauk 2017 年 5 月 7 日
コメント済み: shauk 2017 年 5 月 8 日
Hallo
Can any one explain me how the clocking module works when i am generating HDL code from a simulink model For example lets say i have 44.1 kHz input signal and then two interpolation filter one with 32 upsample and second with 8 upsample, so my output frequency is 11.2 MHz. How does simulink make sure that they all get the correct clock module?

回答 (1 件)

Bharath Venkataraman
Bharath Venkataraman 2017 年 5 月 7 日
Please take a look at the documentation for single and multiple clocking modes in HDL Coder.
  1 件のコメント
shauk
shauk 2017 年 5 月 8 日
hallo
thanks for the link, please correct me if i am wrong. So when creating a deign simulink already provides the clock bundle in the design which we can not see but is in the vhdl file. while doing the pin planning for the fpga do we need to put the clock enable as a input pin? and supply the clock enable value to the design using a clock module?

サインインしてコメントする。

カテゴリ

Help Center および File ExchangeCode Generation についてさらに検索

タグ

製品

Community Treasure Hunt

Find the treasures in MATLAB Central and discover how the community can help you!

Start Hunting!

Translated by