When using Simulink Desktop real-time external mode, there is a serious delay and mismatch between the data sent by UDP to the FPGA hardware and the data received by UDP.
5 ビュー (過去 30 日間)
古いコメントを表示
I sent a sine signal to the FPGA hardware through the packet output module, and at the same time the FPGA hardware sent the signal back and received it with the packet input module. There was a large delay and mismatch between the two.How can I fix it?
0 件のコメント
回答 (0 件)
参考
Community Treasure Hunt
Find the treasures in MATLAB Central and discover how the community can help you!
Start Hunting!