File Exchange

image thumbnail

IEEE 754 single precision FPM targeted for Virtex-5 FPGA

version 1.0.1 (1.24 KB) by INDRANIL SAAKI
Indranil Saaki


Updated 13 Mar 2020

View License

In this project we describe an efficient implementation of an IEEE 754 single precision floating point multiplier targeted for Xilinx Virtex-5 FPGA. VHDL is used to implement a technology-independent pipelined design. The multiplier implementation handles the overflow and underflow cases. Rounding is not implemented to give more precision when using the multiplier in a Multiply and Accumulate (MAC) unit. With latency of three clock cycles the design achieves 301 MFLOPs. The multiplier was verified against Xilinx floating point multiplier core.

Cite As

INDRANIL SAAKI (2020). IEEE 754 single precision FPM targeted for Virtex-5 FPGA (, MATLAB Central File Exchange. Retrieved .

Comments and Ratings (0)



Non-Profit Organization

MATLAB Release Compatibility
Created with R2019b
Compatible with any release
Platform Compatibility
Windows macOS Linux