

# SECURE CONNECTIONS FOR A SMARTER WORLD

Rapid Prototyping Embedded Designs using NXP Model-Based Design Toolbox: A Battery Management System Application

Irina Costachescu



MATLAB **EXPO** 

Marius-Lucian Andrei





# AGENDA

1. NXP Ecosystem

2. NXP's Model-Based Design Toolbox Introduction

3. Model-Based Design Toolbox for Battery Management Systems

# NXP SEMICONDUCTORS WORLDWIDE

Together with our valued customers, we're not just advancing technology, we're advancing society.



### AUTOMOTIVE

Enabling carmakers to develop smarter solutions for complex autonomy, connectivity, and electrification challenges

# Accelerating the shift to greater mobility



### **SMART HOME**

Solutions that listen, learn, and adapt into the places we call home for more comfort, affordability, safety, and convenience.

Powering the intelligence behind the technologies



## INDUSTRIAL

Reducing wasted time, money, and effort by helping business run more efficiently.

Enabling more efficient data processing



## **SMART CITY**

Simplifying how people access and interact with local services to achieve new standards of sustainability, efficiency, mobility, and economic growth.

Anticipating the demands of tomorrow



## MOBILE

Giving wearable and mobile devices easier access to the services that make modern life more convenient without compromising security and safety.

Transforming how people and devices connect



## COMMUNICATION INFRASTRUCTURE

Powering insights and inspiring performance with hardware solutions for handling 5G connectivity across the emerging communications spectrum.

Delivering real-time responsiveness at the speed of 5G

60 years of combined experience and expertise Operations in more than 30 countries worldwide Approximately 31,000 employees

Headquarters in The Netherlands – Eindhoven

///.

PUBLIC

3

# NXP ECOSYSTEM



DRIVERS, MIDDLEWARE, LIBRARIES

 Simplify hardware access by using hardware optimized software



BUILD, DEBUG, CONFIGURATION TOOLS



# **BUILD, DEBUG, CONFIGURATION TOOLS**

File Edit Source Refactor Navigate Search Project ConfigTools Clocks Run Window Help

| 🗂 🕶 🔚 🐘 🗄 S32V2 🔍 😽 🔥 🖪 Update Code 👻 🔳 Functional Group                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                    | P 📑 ؇ 🗠 i 🏊 🕶 🖄                                                                                                                                                                                                                                                                                                                                                           | 2 ▼ 2 ▼ 4 ↓ •          | > ▼     | Quick Access                                        | 9 🖥 🖷 🛄 9 💩 🗮 🕬 🔅         |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------|-----------------------------------------------------|---------------------------|--|--|
| Ĵ• Clocks Diagram ⊠                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | BOARD_BOOTCIOCKRUN | → Q Q 🖳 🗐 🗐 Search ele                                                                                                                                                                                                                                                                                                                                                    | ements in diagra 👻 😑 I | 3 🔺 Ove | rvi 🞯 Perip 🔢 Regis 🕄                               | 🛛 🧮 Details 🗘 Clock 👘 🗖   |  |  |
| Run Mode DRUN V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                    |                                                                                                                                                                                                                                                                                                                                                                           |                        |         |                                                     |                           |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                    |                                                                                                                                                                                                                                                                                                                                                                           |                        |         | *all* Show modified registers only                  |                           |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                    |                                                                                                                                                                                                                                                                                                                                                                           | 40 MHz                 |         | 2                                                   |                           |  |  |
| N SYSCLK0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | DIV0. 265.97 MH    |                                                                                                                                                                                                                                                                                                                                                                           |                        | type f  | filter text                                         |                           |  |  |
| ARMPLL_DFS1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                    | SYS3_ULK                                                                                                                                                                                                                                                                                                                                                                  | 265.97 MHz             | Reg. I  | Name Set Value                                      | Reset Value Value Descrit |  |  |
| FXOSC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 65.40 MHz          | SYS6_CLK                                                                                                                                                                                                                                                                                                                                                                  | 132.98 MHz             | → DF    | S_0_DVPORT0 0x00000302                              | 0x0000000                 |  |  |
| FIRC ARMPLL_PHIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | DIV2 / 4           | SYS6_DIV2                                                                                                                                                                                                                                                                                                                                                                 | _CLK 66.49 MHz         |         | Reserved (bits 3 0b0000000                          | 0b0000000                 |  |  |
| FXOSC -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Pr Dr              |                                                                                                                                                                                                                                                                                                                                                                           | 800 MHz                |         | MFI (bits 15-8) 0b0000011                           | 060000000                 |  |  |
| Finc + ARMPLL_DFS2 SYSCLK2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | DIV1 / 2           | CORE2_CL                                                                                                                                                                                                                                                                                                                                                                  | < 400 MHz              | > DE    | MEN (bits 7-0) 0000000010<br>S 0 DVPORT1 0x00000201 | 0x0000000                 |  |  |
| FXOSC -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | DI                 |                                                                                                                                                                                                                                                                                                                                                                           | CLK 80 MH+             | > DF    | S_0_DVPORT2 0x00000201                              | 0x00000000                |  |  |
| FIRC -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | DIV0 399.22 MH     |                                                                                                                                                                                                                                                                                                                                                                           | 2000.00                | > DF    | S_1_DVPORT0 0x000002dc                              | 0x00000000                |  |  |
| XTAL XTAL XTAL XTAL XTAL XTAL XTAL XTAL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | /1                 |                                                                                                                                                                                                                                                                                                                                                                           | 399.22 MHz             |         | S 1 D\/DORT1 0v00002dc                              | 0∨0000000                 |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 133.07 MH          |                                                                                                                                                                                                                                                                                                                                                                           | CLK 399.22 MHz         |         |                                                     |                           |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | DIV1 / 3           |                                                                                                                                                                                                                                                                                                                                                                           | K 133.07 MHz           | Cod     | le Preview 🛛                                        |                           |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 48 MHz             |                                                                                                                                                                                                                                                                                                                                                                           | 48 MHz                 | clock_c | config.c clock_config.h                             |                           |  |  |
| FXOSC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 48 MHz /1 /2       | 24 MHz SEQ_CLK                                                                                                                                                                                                                                                                                                                                                            | 24 MHz                 | 524     | .CIOCK<br>.mc me                                    | RunPeriphConfig = MC      |  |  |
| 300 MHz ENETPLL_PHI0 -> FIRC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | →                  | SEQ2 CLK                                                                                                                                                                                                                                                                                                                                                                  | 12 MHz                 | 526     | },                                                  |                           |  |  |
| 40 MHz VIDEOPLL 1.2 GHz Q/4 PERIPHPLL_PHI0 + 48 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 48 MHz             |                                                                                                                                                                                                                                                                                                                                                                           | 10.111                 | 527     | {<br>clock                                          | Name – CRC                |  |  |
| ARMPLL_PHI0 →                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | /1                 |                                                                                                                                                                                                                                                                                                                                                                           | 46 MHz                 | 529     | .mc_me                                              | _RunPeriphConfig = MC_    |  |  |
| P/2*60 FXOSC DDRPLL_PHIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | → 48 MHz 48 MHz    | APEX_SYS                                                                                                                                                                                                                                                                                                                                                                  | _CLK 24 MHz            | 530     | },                                                  |                           |  |  |
| FXOSC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                    | DDR_CLK                                                                                                                                                                                                                                                                                                                                                                   | 48 MHz                 | 531     | {                                                   | ×                         |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | *                  |                                                                                                                                                                                                                                                                                                                                                                           | 12 MHz                 |         |                                                     |                           |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | r1 48 MHz          | 48 MHz                                                                                                                                                                                                                                                                                                                                                                    |                        |         | Code successfully generated.                        |                           |  |  |
| Clocks Table  FXOSC source [type:clock source, id: FXOSC_CLK.FXOSC_CLK, component                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | t: FXOSC]          |                                                                                                                                                                                                                                                                                                                                                                           | - [                    | Prot    | olems 🛛                                             | 🖓 B 🍸 🖻 🖬                 |  |  |
| Run Mode DRUN V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                    |                                                                                                                                                                                                                                                                                                                                                                           |                        | type f  | filter text                                         |                           |  |  |
| Type:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                    |                                                                                                                                                                                                                                                                                                                                                                           |                        | Level   | Issue                                               | Origin                    |  |  |
| Name C., Valuenable/DISABLE:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Name               | L Value                                                                                                                                                                                                                                                                                                                                                                   | Acy                    |         |                                                     | -                         |  |  |
| E Internal FXOSC can be power up/down.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 🗆 Peripheral       | 8. 8.                                                                                                                                                                                                                                                                                                                                                                     |                        |         |                                                     |                           |  |  |
| Best IRC 48 NCONSTRAINTS: 48 NCONSTRAIN | FIRC clock         | 48 MHz                                                                                                                                                                                                                                                                                                                                                                    |                        |         |                                                     |                           |  |  |
| IRCOSC Power Pow<br>Other Run modes:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | FXOSC clock        | 40 MHz                                                                                                                                                                                                                                                                                                                                                                    |                        |         |                                                     |                           |  |  |
| External RUN0: Output frequency must be in range: 8 MHz - 40 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | DDR_PLL PHI0 clock | k 500 MHz                                                                                                                                                                                                                                                                                                                                                                 |                        |         |                                                     |                           |  |  |
| EFXOSC source 40 NRUN2: Output frequency must be in range: 8 MHz - 40 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | DDR_PLL PHI1 clock | k 1 GHz                                                                                                                                                                                                                                                                                                                                                                   |                        |         |                                                     |                           |  |  |
| FXOSC Opion Mode Osc RUN1: Output frequency must be in range: 8 MHz - 40 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | DDR_PLL DFS1 cloc  | k 499.02 MHz                                                                                                                                                                                                                                                                                                                                                              |                        |         |                                                     |                           |  |  |
| ftm 0 ext rrence clock Inac RUN3: Output frequency must be in range: 8 MHz - 40 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | DDR PLL DES2 cloc  | k 499.02 MHz                                                                                                                                                                                                                                                                                                                                                              |                        |         |                                                     |                           |  |  |
| ftm 1 ovt r. ronco clock I inse                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                    | גענייין און גענייין געניי | •                      | <       |                                                     | >                         |  |  |
| VALUE:<br>S32V2 40 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                    |                                                                                                                                                                                                                                                                                                                                                                           |                        |         |                                                     |                           |  |  |

NP

# NXP ECOSYSTEM



DRIVERS, MIDDLEWARE, LIBRARIES

 Simplify hardware access by using hardware optimized software



## BUILD, DEBUG, CONFIGURATION TOOLS

- Application development
   inside an IDE
- Build Tools, Debug Tools and Configuration Tools integrated within the IDE
- Drivers, Middleware and Libraries configuration and initialization in a graphical environment



REAL TIME MONITOR, DEMO TOOLS



## **REAL TIME MONITOR, DEMO TOOLS**



NP

# NXP ECOSYSTEM



DRIVERS, MIDDLEWARE, LIBRARIES

 Simplify hardware access by using hardware optimized software



## BUILD, DEBUG, CONFIGURATION TOOLS

- Application development
   inside an IDE
- Build Tools, Debug Tools and Configuration Tools integrated within the IDE
- Drivers, Middleware and Libraries configuration and initialization in a graphical environment



## REAL TIME MONITOR, DEMO TOOLS

- Check the status of the running on target application in real time using FreeMASTER
- Write and read variables, registers, memory locations
- Monitor signals on the embedded target
- · Fast demo design

NO



## FROM IDEA TO APPLICATION





#### Simplify hardware • access by using hardware optimized software

**BUILD, DEBUG,** CONFIGURATION TOOLS

- Application development inside an IDE
- Build Tools, Debug Tools and Configuration Tools integrated within the IDE
- Drivers, Middleware and • Libraries configuration and initialization in a graphical environment



#### **REAL TIME MONITOR**, **DEMO TOOLS**

- Check the status of the running on target application in real time using FreeMASTER
- Write and read variables, registers, memory locations
- Monitor signals on the embedded target
- Fast demo design



# MODEL-BASED DESIGN



## MATHWORKS ECOSYSTEM MATLAB/SIMULINK

- Model-Based Design
- Simulation
- Automatic Code Generation
- Verification and Validation





## FROM IDEA TO APPLICATION







MODEL-BASED DESIGN TOOLBOX

- Collection of Drivers, Libraries and Tools
- Embedded systems design and deployment on NXP MCUs directly from Simulink



#### MATHWORKS ECOSYSTEM MATLAB/SIMULINK

- Model-Based Design
- Simulation
- Automatic Code Generation
- Verification and Validation



FROM IDEA TO APPLICATION



- ✓ **FAST** Time To Market
- ✓ Hardware **independent** simulations
- ✓ Easy To Use-Reuse



MODEL-BASED DESIGN TOOLBOX

- Collection of Drivers, Libraries and Tools
- Embedded systems design and deployment on NXP MCUs directly from Simulink



#### MATHWORKS ECOSYSTEM MATLAB/SIMULINK

- Model-Based Design
- Simulation
- Automatic Code
   Generation
- Verification and Validation



## MODEL-BASED DESIGN TOOLBOX – SUPPORTED PLATFORMS



## MODEL-BASED DESIGN TOOLBOX - SOFTWARE DEVELOPMENT ENVIRONMENT AND MODULES

- Stateflow
- Simscape
- Motor Control Blockset
- AUTOSAR Blockset
- Deep Learning Toolbox
- Vehicle Network Toolbox



## MODEL-BASED DESIGN TOOLBOX OVERVIEW

| HOME PLOTS JPPS                                                                                                    |                                                                                                                                |                                                                                                   |                         |                                                                                               | 436365                                         | 🕈 🕐 🖲 Search Documentation | <u>م</u>     |  |  |
|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------|------------------------------------------------|----------------------------|--------------|--|--|
| Image: Compare Script Une Script         Image: Compare Script Une Script         Image: Compare Script Une Script | Linport Save Open Variable<br>Data Workpace Ocean Workpace Open Variable<br>UNIVEL                                             | Analyze Code<br>Run and Time<br>Dear Commands =<br>ccote SIMULTIK                                 | Export Set Path Add Ors | (2) <sup>2</sup> → Co<br>Help <sup>2</sup> → Re<br><sup>2</sup> → <sup>2</sup> → Leo<br>RESOL | mmunity<br>queit Support<br>ym MATLAB<br>RCES  |                            |              |  |  |
| 金 中 田 類 💶                                                                                                          |                                                                                                                                |                                                                                                   |                         |                                                                                               |                                                |                            |              |  |  |
| Current Folder                                                                                                     | Sinulink Library Browser                                                                                                       |                                                                                                   | - 0                     | X 💁 Help                                                                                      |                                                |                            | - 0          |  |  |
| D Name -                                                                                                           |                                                                                                                                | 0                                                                                                 |                         | A                                                                                             | where the internet                             | In Date of Lat             | mm           |  |  |
| Feider                                                                                                             | 🔪 🗢 🖓 Enter seach tern 🔍 💐 • 🔯 • 🛅 • 😭 •                                                                                       | 0                                                                                                 |                         | ***                                                                                           | 1 X. Q. Ne 3550                                | 30/8006 A T                | ωu           |  |  |
| B AMMCER states                                                                                                    | NOP Model-Based Design Toolbex for \$32K3xx MCUs/\$32K3xx C                                                                    | NJP Model-Based Design Toolbex for \$3283xx MCUs/\$3283xx Care, System, Peripherals and Utilities |                         |                                                                                               |                                                |                            |              |  |  |
| I FreeMaster                                                                                                       | us W0 Model Record Parties Technology (CVC) and M115                                                                           |                                                                                                   |                         | 000                                                                                           | Jumentation                                    |                            |              |  |  |
| 🗄 📒 help                                                                                                           | v CNDa MMPTR                                                                                                                   |                                                                                                   |                         |                                                                                               |                                                |                            |              |  |  |
| 8 📒 init_code                                                                                                      | ) 44/10                                                                                                                        |                                                                                                   |                         |                                                                                               | NXP S32K3xx Simulink Blocks                    |                            |              |  |  |
| 📕 lie                                                                                                              | > CDFL8                                                                                                                        | (m)                                                                                               | Connections             |                                                                                               | The Control                                    |                            |              |  |  |
| 💷 📕 mbdtbc,s32k3                                                                                                   | > GRUB                                                                                                                         | COU COMPAGE                                                                                       |                         |                                                                                               | Learn detailed information about each Simulink |                            |              |  |  |
| 🗟 📜 resources                                                                                                      | > GMCL8                                                                                                                        |                                                                                                   |                         |                                                                                               | Inches in SQCarv M                             | CII norinherala            |              |  |  |
| B 32/G_Examples                                                                                                    | > MLB                                                                                                                          |                                                                                                   |                         |                                                                                               |                                                |                            |              |  |  |
| 🗏 📒 \$32K3,RTD                                                                                                     | <ul> <li>S32Kbx Core, System, Reripherals and Utilities</li> </ul>                                                             | (00 Bivin                                                                                         | Communication Bioxin    |                                                                                               | Placks                                         |                            |              |  |  |
| E Ratform_Software_Integration_S32K3                                                                               | CDD Blocks                                                                                                                     |                                                                                                   |                         |                                                                                               | DIOCKS                                         |                            | espera       |  |  |
| E SW32K3_BCC775A_CDD_4.4_0.9.1                                                                                     | Communication Blocks                                                                                                           |                                                                                                   |                         |                                                                                               |                                                |                            |              |  |  |
| B SW32K3_RTD_4.4_1.0.0                                                                                             | 10 Blocks                                                                                                                      |                                                                                                   |                         |                                                                                               | > N3P 512K35                                   | cc Simulink Blocks         |              |  |  |
| gtatzbates                                                                                                         | GR Blades                                                                                                                      |                                                                                                   | _                       |                                                                                               |                                                |                            |              |  |  |
| versions.bd                                                                                                        | MCA, Blocks                                                                                                                    |                                                                                                   |                         |                                                                                               | Featured Examp                                 | les                        |              |  |  |
| E tools                                                                                                            | > Utility Blocks                                                                                                               |                                                                                                   |                         |                                                                                               | 32-1                                           | 144.04                     |              |  |  |
| E build,tools                                                                                                      | S2Gox Example Projects                                                                                                         |                                                                                                   |                         |                                                                                               | E47"                                           | A00 010                    |              |  |  |
| B cipse                                                                                                            | <ul> <li>SUCIO Edenal Devces</li> </ul>                                                                                        | 10 Blocks                                                                                         | 158 Blocks              |                                                                                               | The s22kboc_ado_sture                          |                            |              |  |  |
| 8 gdb-ann                                                                                                          | Sidery Cel Corboler                                                                                                            |                                                                                                   |                         |                                                                                               |                                                | shows here to read ADC vi  | ues for the  |  |  |
| W A mil                                                                                                            | <ul> <li>Anternative Math and Mater Central University 300 (12)</li> </ul>                                                     |                                                                                                   |                         |                                                                                               |                                                | ADUTICH_S4 (ADC_POT        | ij ime ADC2  |  |  |
| # ssitcetgroois2021R14                                                                                             | <ul> <li>Microsoft main and moral CONDI LONG TO NOP 310</li> <li>MICROSOFT Main and Microsoft CONDI LONG TO NOP 310</li> </ul> |                                                                                                   |                         |                                                                                               |                                                |                            | porte.       |  |  |
| U versions bd                                                                                                      | Control Section Technol                                                                                                        | 104                                                                                               | 289                     |                                                                                               | [                                              | 1.125                      |              |  |  |
| Chrome HTML Document                                                                                               | ) Enhanded Coler                                                                                                               |                                                                                                   |                         |                                                                                               | Open Example                                   |                            |              |  |  |
| <ul> <li>Doubles</li> </ul>                                                                                        | Embedded Coder Support Package for ARM Cortex-M Pro                                                                            |                                                                                                   |                         |                                                                                               |                                                |                            |              |  |  |
| Sand for all a second                                                                                              | Fired-Point Designer                                                                                                           |                                                                                                   |                         |                                                                                               | 4                                              | Adc Single Read            |              |  |  |
| Contraction and a second second                                                                                    | > Ford-Point Designer HDL Support                                                                                              | MCAL Blocks                                                                                       | Utility Blocks          |                                                                                               | 84 H                                           | The s32k3xx_adc_single     | read.red     |  |  |
| C multipacio paraliti                                                                                              | > HDL Coder                                                                                                                    |                                                                                                   |                         |                                                                                               |                                                | example shows how to see   | d ADC values |  |  |
| Contents on                                                                                                        | > HOLVerifer                                                                                                                   |                                                                                                   |                         |                                                                                               | and and a second                               | for the ADC1 CH_34 (ADC    | POTI and     |  |  |
| CONDICATION CONTRACTOR                                                                                             | > Maed-Signal Blockset                                                                                                         |                                                                                                   |                         |                                                                                               | 100                                            | ADC2 CH_43 (ADC_POT        | 0.           |  |  |
|                                                                                                                    | Report Generator                                                                                                               |                                                                                                   |                         |                                                                                               |                                                | 100                        |              |  |  |
| E multiplegeting                                                                                                   | Robust Control Tophox *                                                                                                        |                                                                                                   |                         |                                                                                               | Owner Example                                  |                            |              |  |  |

![](_page_14_Figure_0.jpeg)

- MCU Peripherals Configuration & Control using NXP's <u>Real-Time</u> <u>Drivers (RTD)</u> / <u>Software Development Kit</u> (SDK) APIs
- External Tools integration for peripherals, pins and clocks configuration; Build Tools
- ✓ MBDT blocks generate code on top of RTD/SDK
- Example applications covering all the toolbox features and functionalities

# MODEL-BASED DESIGN TOOLBOX - OVERVIEW

![](_page_14_Figure_6.jpeg)

![](_page_14_Picture_9.jpeg)

# **BATTERY MANAGEMENT SYSTEM – DEVELOPMENT FLOW WITH MATHWORKS AND NXP** ..... STATE OF CHARGE 90%

# MODEL-BASED DESIGN DEVELOPMENT FLOW

## Idea Incubation

![](_page_16_Figure_2.jpeg)

![](_page_16_Picture_3.jpeg)

Step 1 – System Requirements Model-in-the-Loop

- Software requirements
- Control system requirements
- Overall application control strategy

![](_page_16_Figure_8.jpeg)

# IDEA INCUBATION MODEL-IN-THE-LOOP

# 

# Model-in-the-Loop

- Software requirements
- Control system requirements
- Overall application control strategy
- Model testing

![](_page_17_Figure_7.jpeg)

![](_page_17_Figure_8.jpeg)

![](_page_17_Figure_9.jpeg)

![](_page_17_Picture_11.jpeg)

# MODEL-BASED DESIGN DEVELOPMENT FLOW

![](_page_18_Figure_1.jpeg)

![](_page_18_Figure_2.jpeg)

PC Environment

## Step 1 – System Requirements Model-in-the-Loop

- Software requirements
- Control system requirements
- Overall application control strategy

![](_page_18_Figure_8.jpeg)

## Automatic Code Generation

![](_page_18_Figure_10.jpeg)

PC Environment

Step 2 – Modeling/Simulation Software-in-the-Loop

- Control algorithm design
- Code generation preparation
- Control system design
- Start testing implementation approach

![](_page_18_Figure_17.jpeg)

NP

# AUTOMATIC CODE GENERATION

SOFTWARE-IN-THE-LOOP

![](_page_19_Picture_2.jpeg)

# Software-in-the-Loop

- Control algorithm design
- Code generation preparation
- Control system design
- Start testing implementation approach

![](_page_19_Figure_8.jpeg)

![](_page_19_Picture_10.jpeg)

# MODEL-BASED DESIGN DEVELOPMENT FLOW

**Idea Incubation** 

![](_page_20_Figure_2.jpeg)

PC Environment

## Step 1 – System Requirements Model-in-the-Loop

- Software requirements
- Control system requirements
- Overall application control strategy

![](_page_20_Figure_8.jpeg)

# Automatic Code Generation

![](_page_20_Figure_10.jpeg)

PC Environment

# Software-in-the-Loop

- Control algorithm design
- Code generation preparation
- Control system design
- Start testing implementation approach

![](_page_20_Picture_17.jpeg)

# <u>Step 3 – Rapid Prototype</u> Processor-in-the-Loop

Battery

Model

MCU

PC Environment

**Code Validation** 

Controller code generation

BMS

**Controller Code** 

- Determine execution time on MCU
- Verify algorithm on MCU
- Check memory/stack usage on MCU

![](_page_20_Picture_23.jpeg)

![](_page_20_Picture_25.jpeg)

# AUTOMATIC CODE GENERATION

**PROCESSOR-IN-THE-LOOP** 

![](_page_21_Picture_2.jpeg)

Processor-in-the-Loop

- Controller code generation
- Determine execution time on MCU
- Verify Algorithm on MCU
- Check memory/stack usage on MCU

![](_page_21_Picture_9.jpeg)

# MODEL-BASED DESIGN DEVELOPMENT FLOW

**Idea Incubation** 

![](_page_22_Figure_2.jpeg)

PC Environment

## Step 1 – System Requirements Model-in-the-Loop

- Software requirements
- Control system requirements
- Overall application control strategy

![](_page_22_Figure_8.jpeg)

# Automatic Code Generation

![](_page_22_Figure_10.jpeg)

PC Environment

# Software-in-the-Loop

- Control algorithm design
- Code generation preparation
- Control system design
- Start testing implementation approach

![](_page_22_Picture_17.jpeg)

![](_page_22_Figure_18.jpeg)

**Code Validation** 

## <u>Step 3 – Rapid Prototype</u> Processor-in-the-Loop

- Controller code generation
- Determine execution time on MCU
- Verify algorithm on MCU
- Check memory/stack usage on MCU

![](_page_22_Figure_24.jpeg)

## Prototype

![](_page_22_Picture_26.jpeg)

![](_page_22_Picture_27.jpeg)

MCU with Embedded Control Module (ECM)

## Step 4 – Target MCU Implementation MCU Final Application

- Validation/verification phase
- Controller code generation
- Test system in target environment using tools for data logging and parameter tuning

![](_page_22_Picture_33.jpeg)

# HIGH VOLTAGE **BMS DESIGN**

ototyp

![](_page_23_Figure_1.jpeg)

HVBMU

![](_page_24_Figure_0.jpeg)

## **BMS RAPID PROTOTYPING - MBDT ENVIRONMENT**

Model-Based Design Tools for Simulink

![](_page_24_Picture_5.jpeg)

# **BMS MODEL ON MBDT**

![](_page_25_Figure_1.jpeg)

# FREEMASTER DEMO INTERFACE

![](_page_26_Figure_1.jpeg)

## **ADDITIONAL RESOURCES & SUPPORT**

![](_page_27_Picture_1.jpeg)

Contents

Hotfixes

S32K1xx

MPC57xx

S12ZVM

LMX RT

Kinetis V

00 01

00 01

00 09

Tools Knowledge Base

NXP Model-Based Design 8 94

4. BLDC Motor Theory 5. Hall Sensors 6. Commutation 7. Commutation Algorithm 8. Power Stage Config 9. Open Loop Control 10. Speed Estimator 11. Closed Loop Control 12. Motor Control System

![](_page_27_Picture_3.jpeg)

**MBDT Beginner's Guide** 

W1: MBDT Introduction W2: How-To SPI W3: How-To CAN W4: How-To PWM W5: How-To LIN W6: How-To PIL W7: How-To Timers

#### **Co-hosted Webinars**

Motor Control: S32K Motor Control: i.MX RT Motor Control: BLDC/PMSM Motor Control: Design Application Code Generation and Verification Speed Up Applications **Development with MBDT** AUTOSAR SW on S32K1/MPC AUTOSAR SW on S32K3 Deploying BMS algorithm on S32K1 **Deploying Deep Learning SOC** algorithm on S32K3 Vision FreeMASTER

Discussions

MPC5748G PIL timeout error

MLIB and SPI compilation error

eusebiu\_bivol

by championzhang yesterday + Latest post 9 hours ago by championzhane

engineer\_attila 3 hours ago • Latest post yesterday by engineer\_attila

Code generated by mbdtool not excute on the MPC574..

by m15871781742 on 04-05-2020 04:52 PM + Latest post Tuesday by

PUBLIC 28

# MATLAB EXPO

# Thank you

![](_page_28_Picture_2.jpeg)

© 2022 The MathWorks, Inc. MATLAB and Simulink are registered trademarks of The MathWorks, Inc. See *mathworks.com/trademarks* for a list of additional trademarks. Other product or brand names may be trademarks or registered trademarks of their respective holders.